# MK 4007P MK 4007N

MOSTEK

# MOS Random Access Memory

# FEATURES:

- Versatile RAM can replace any existing 1101-type 256x1 MOS RAM pin for pin.
- □ Ion-implanted for superior performance.
- Lower power dissipation: TOTAL 370 mW max over entire temperature range.
- $\square$  Faster access time: Typically 525 ns with  $V_{D}$  and  $V_{DD}$  at -9V.
- □ Less temperature-sensitive: specified over entire AMBIENT temperature range 0° to 75°C.
- □ Tight control of output sink current capabilities: made possible by use of depletion-mode transistors.
- No restrictions on address input sequence, skew, or rise and fall times.
- □ Full DTL/TTL compatibility.
- $\Box$  Wide power supply range: +5V; -6.5 to -15V.

## **APPLICATIONS:**

Ideal for small buffer storage requiring low cost, superior performance, and bipolar compatibility, such as:

- Scratchpad memories
- Data link buffers
- □ Key-to-tape buffers
- □ Tape-to-printer buffers
- $\Box$  Editing memories.

## DESCRIPTION

Ion-implantation processes used in manufacturing the Mostek MK 4007 P Random Access MOS Memory result in a lowcost device with performance exceeding other industry types over the entire temperature and voltage supply ranges. It may be used to replace any existing 1101 type RAM pin for pin.

The depletion-load ion-implantation technique allows the fabrication of both depletion and enhancement mode transistors on the same chip. The result is not only superior operating characteristics within the region usually specified for devices of this type, but also wider operational areas without severe performance degradation. For example, while specifications for this device are given for V<sub>D</sub> and  $V_{DD}$  from -7 to -13.2V,  $V_{D}$ and V<sub>DD</sub> may actually range from -6.5 to -15 V (see DC Operating Conditions and Fig. 1). Access times are improved (see Fig. 2); power dissipation is reduced (see Fig. 3) and output sink current capabilities are improved (see Fig. 4). The device is less temperaturedependent (see Figures 5 and 6) and is specified over the *entire* ambient temperature range of 0° to 75°C.

The ion-implantation process also makes the MK 4007 P RAM fully TTL/DTL compatible at all inputs and outputs.

The 4007 P is a static memory, requiring no clocks or refreshing. Data is written into the address location by applying a logic "1" to the R/W input. Addressing the desired location, with the chip enabled and R/W at logic "0", provides a nondestructive read-out (NDRO) of true and complement data. A "Chip Select" allows output buffers to be open-circuited during disable time for wire ORing. All inputs are protected against static charge accumulation.





#### **PIN CONNECTIONS**



Random Access Memories

#### **ABSOLUTE MAXIMUM RATINGS**

| Voltage on Any Terminal Relative to V <sub>cc</sub> |  |  | • |  |   | • |   | • |   | + 0.3 V to -25 V |
|-----------------------------------------------------|--|--|---|--|---|---|---|---|---|------------------|
| <b>Operating Temperature Range (Ambient)</b>        |  |  |   |  | • |   |   |   |   | 0°C to +75°C     |
| Storage Temperature Range (Ambient) .               |  |  |   |  | • | • | • | • | • | . −55° to +150°C |

#### **DC OPERATING CONDITIONS**

(Ambient Temperature Range:  $0^{\circ}$ C to  $+75^{\circ}$ C)

|        |                                                      | PARAMETER                                                    | MIN                  | TYP                  | MAX                          | UNITS       | COMMENTS                                                        |                    |
|--------|------------------------------------------------------|--------------------------------------------------------------|----------------------|----------------------|------------------------------|-------------|-----------------------------------------------------------------|--------------------|
| POWER  | V <sub>CC</sub><br>V <sub>DD</sub><br>V <sub>D</sub> | Supply Voltage<br>Supply Voltage<br>Supply Voltage           | 4.75<br>-6.5<br>-6.5 | 5.0<br>-9.0<br>-9.0  | 5.25<br>15.0<br>15.0         | V<br>V<br>V | See Fig. 1 for<br>V <sub>D</sub> , V <sub>DD</sub> differential | Pandom             |
| INPUTS | V <sub>IL</sub><br>V <sub>IH</sub>                   | Logic "0" Voltage, any input<br>Logic "1" Voltage, any input | V <sub>cc</sub> -2.0 | 0<br>V <sub>cc</sub> | +0.8<br>V <sub>cc</sub> +0.3 | v<br>v      |                                                                 | Access<br>Memories |

#### **ELECTRICAL CHARACTERISTICS**

(Ambient Temperature Range: 0°C to +75°C. V<sub>CC</sub> = +5 V  $\pm 5\%$ ; V<sub>D</sub> = V<sub>DD</sub> = -7 V to -13.2 V, unless otherwise specified.)

|         |                                                     | PARAMETER                                                                                     | MIN                                                       | <b>TYP</b> (1)    | MAX             | UNITS          | CONDITIONS                                                                 |
|---------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------|-------------------|-----------------|----------------|----------------------------------------------------------------------------|
| POWER   | l <sub>o</sub><br>I <sub>DD</sub><br>Po             | Supply Current. V <sub>p</sub><br>Supply Current, V <sub>pp</sub><br>Power Dissipation, Total |                                                           | 8.0<br>4.0<br>170 | 16<br>9<br>370  | mA<br>mA<br>mW | $V_p = V_{pp} = -9V \pm 5\%$<br>Outputs open-circuited.                    |
|         | I <sub>D</sub><br>I <sub>DD</sub><br>P <sub>D</sub> | Supply Current. $V_D$<br>Supply Current, $V_{DD}$<br>Power Dissipation, Total                 |                                                           |                   | 19<br>10<br>535 | mA<br>mA<br>mW |                                                                            |
|         | P <sub>SDBY</sub>                                   | Power Dissipation, Standby                                                                    |                                                           | 30                | 75              | mW             | $V_{\rm D} = V_{\rm CC}; V_{\rm DD} = -9V \pm 5\%$                         |
| s       | I <sub>I(L)</sub>                                   | Input Leakage Current                                                                         |                                                           |                   | 1.0             | μA             | $V_{IN} = 0 V, T_A = 25^{\circ}C$                                          |
| INANI   | C <sub>IN</sub><br>C <sub>V(D)</sub>                | Input Capacitance, Any Logic Input<br>Capacitance, V <sub>D</sub> Power Supply                |                                                           | 7<br>35           | 10              | pF<br>pF       | T <sub>A</sub> = 25°C, F. meas. =<br>1 MHz; Tested input = V <sub>CC</sub> |
| OUTPUTS | I <sub>ol</sub><br>I <sub>on</sub><br>Iolc          | Output Current, Logic "0"<br>Output Current, Logic "1"<br>Output Clamp Current, Logic "0"     | 3.2<br>-1.0                                               | 5.6<br>-4.2       | 8.0             | mA<br>mA<br>mA | $V_0 = +0.40 V$<br>$V_0 = +2.6 V$<br>$V_0 = -1.0 V$                        |
|         | I <sub>O(L)</sub>                                   | Output Leakage Current                                                                        | a popular di Santa da |                   | 1.0             | μA             | $V_o = V_{cc} - 5V; \overline{CS} = Logic 1;$<br>$T_A = 25^{\circ}C.$      |
|         | Cout                                                | Output Capacitance                                                                            |                                                           | 7                 | 10              | pF             | $T_A = 25^{\circ}C$ ; F meas. =<br>1 MHz; $V_O = V_{CC}$                   |

#### NOTES:

(1) Typical values at  $V_{CC} = +5$  V,  $V_D = V_{DD} = -9.0$  V\*,  $T_A = 25$ °C. (\*Except Standby Power)

#### TIMING

| (Ambient Temperature Range: 0°C to 75°C | $V_{\rm CC} = +5 V \pm 5\%; V_{\rm D} = V_{\rm DD} = -7V$ | V to $-13.2$ V, unless otherwise specified. See Notes 1 and 2 | 2.) |
|-----------------------------------------|-----------------------------------------------------------|---------------------------------------------------------------|-----|
|-----------------------------------------|-----------------------------------------------------------|---------------------------------------------------------------|-----|

|   |      |                  | PARAMETER                     | MIN | ТҮР | MAX | UNITS |                                           |
|---|------|------------------|-------------------------------|-----|-----|-----|-------|-------------------------------------------|
|   |      | t <sub>wc</sub>  | Write Cycle Time              | 700 |     |     | ns    |                                           |
|   | SS   | t <sub>wd</sub>  | Write Set-up Delay            | 300 |     | ]   | ns    |                                           |
|   | NIC  | t <sub>wp</sub>  | Write Pulse Width             | 400 |     |     | ns    |                                           |
|   | VDI. | t <sub>did</sub> | Data Lead Time                | 300 |     |     | ns    |                                           |
|   | 93   | t <sub>dig</sub> | Data Lag Time                 | 0   |     |     | ns    |                                           |
|   |      | t <sub>cw</sub>  | Chip Select Pulse Width       | 400 |     |     | ns    |                                           |
|   |      | tACC             | Access Time                   |     | 525 | 900 | ns    | $V_{\rm D} = V_{\rm DD} = -9V \pm 5\%$ .  |
|   | AR.  | t <sub>RC</sub>  | Read Cycle Time               |     |     | 800 | ns    | (See Note 3.)                             |
|   | F    | t <sub>ACC</sub> | Access Time                   |     |     | 1.0 | μS    | $V_{\rm D} = V_{\rm DD} = -7V$ to -13.2V. |
| _ | MIC  | t <sub>RC</sub>  | Read Cycle Time               |     |     | 900 | ns    | (See Note 3.)                             |
|   | INAL | t <sub>он</sub>  | Data Output Hold Time         | 100 |     |     | ns    |                                           |
| n | 6    | t <sub>CSE</sub> | Chip-Select-to-Output Enable  |     |     | 300 | ns    |                                           |
|   |      | t <sub>CSD</sub> | Chip-Select-to-Output Disable | _   |     | 300 | ns    |                                           |

NOTES:

Random Access Memories

(1) All measurements to the 1.5 V level; inputs for test are 0 to 5 V and  $\leq$ 10 ns rise and fall times; output is loaded with 1 TTL and approx. 20 pF.

(2) R/W should be brought to logical "0" whenever address bits are changed; however, there are no restrictions on rise and fall times of address bits, nor on the sequence (or skew) of address bit changes.

(3) Read Cycle may be "pipe-lined," i.e., the minimum hold time ( $t_{OH}$ ) may be subtracted from the maximum access time ( $t_{ACC}$ ).



#### **READ CYCLE**

Reading is accomplished with R/W (Read/Write) and CS (Chip Select) at logical "0."

NOTE:  $\overline{CS}$  logical "1" overlap time shown must be 300 ns (max  $t_{CSE}$ ) less than the desired access time; e.g., if desired access time  $t_{ACC} = 1.2 \ \mu s$ , then  $\overline{CS}$  should go to logical "0" no later than 900 ns following address change.

#### WRITE CYCLE

Writing is accomplished with R/W at logical "1" and  $\overline{CS}$  at logical "0."  $\overline{CS}$  at logical "1" may overlap the address change as much as 50 ns. R/W may be taken to logical "0" coincidentally with an address change, but should not overlap an address change while in the logical "1" state.

#### CHIP SELECT

Chip Select at logical "1" causes the normal push-pull output buffers to be open-circuited for purposes of wire-ORing. The Chip Select may be used to access the memory at a faster rate by maintaining a constant address and selecting individual chips with the Chip Select input.

#### POWER SWITCHING

During standby operation the MK 4007 P will dissipate only 30 mW of power (typically) if the peripheral power supply,  $V_D$ , is reduced to  $V_{CC}$ . The R/W input may be maintained at logical "0" or "1"; however, if R/W is at logical "1," Chip Select should also be logical "1" (to disable chip during standby operation). With the return of power, either read or write cycles may commence as described above.

